mgba/src/gb/io.c

574 lines
13 KiB
C
Raw Normal View History

/* Copyright (c) 2013-2016 Jeffrey Pfau
*
* This Source Code Form is subject to the terms of the Mozilla Public
* License, v. 2.0. If a copy of the MPL was not distributed with this
* file, You can obtain one at http://mozilla.org/MPL/2.0/. */
#include "io.h"
#include "gb/gb.h"
2016-05-30 22:03:20 +00:00
#include "gb/serialize.h"
2016-02-03 04:56:08 +00:00
mLOG_DEFINE_CATEGORY(GB_IO, "GB I/O");
2016-01-26 06:17:01 +00:00
2016-05-30 19:12:00 +00:00
const char* const GBIORegisterNames[] = {
[REG_JOYP] = "JOYP",
[REG_SB] = "SB",
[REG_SC] = "SC",
[REG_DIV] = "DIV",
[REG_TIMA] = "TIMA",
[REG_TMA] = "TMA",
[REG_TAC] = "TAC",
[REG_IF] = "IF",
[REG_NR10] = "NR10",
[REG_NR11] = "NR11",
[REG_NR12] = "NR12",
[REG_NR13] = "NR13",
[REG_NR14] = "NR14",
[REG_NR21] = "NR21",
[REG_NR22] = "NR22",
[REG_NR23] = "NR23",
[REG_NR24] = "NR24",
[REG_NR30] = "NR30",
[REG_NR31] = "NR31",
[REG_NR32] = "NR32",
[REG_NR33] = "NR33",
[REG_NR34] = "NR34",
[REG_NR41] = "NR41",
[REG_NR42] = "NR42",
[REG_NR43] = "NR43",
[REG_NR44] = "NR44",
[REG_NR50] = "NR50",
[REG_NR51] = "NR51",
[REG_NR52] = "NR52",
[REG_LCDC] = "LCDC",
[REG_STAT] = "STAT",
[REG_SCY] = "SCY",
[REG_SCX] = "SCX",
[REG_LY] = "LY",
[REG_LYC] = "LYC",
[REG_DMA] = "DMA",
[REG_BGP] = "BGP",
[REG_OBP0] = "OBP0",
[REG_OBP1] = "OBP1",
[REG_WY] = "WY",
[REG_WX] = "WX",
[REG_KEY1] = "KEY1",
[REG_VBK] = "VBK",
[REG_HDMA1] = "HDMA1",
[REG_HDMA2] = "HDMA2",
[REG_HDMA3] = "HDMA3",
[REG_HDMA4] = "HDMA4",
[REG_HDMA5] = "HDMA5",
[REG_RP] = "RP",
[REG_BCPS] = "BCPS",
[REG_BCPD] = "BCPD",
[REG_OCPS] = "OCPS",
[REG_OCPD] = "OCPD",
[REG_SVBK] = "SVBK",
[REG_IE] = "IE",
};
2016-02-18 05:17:00 +00:00
static const uint8_t _registerMask[] = {
2016-02-06 05:19:26 +00:00
[REG_SC] = 0x7E, // TODO: GBC differences
[REG_IF] = 0xE0,
2016-02-06 04:44:25 +00:00
[REG_TAC] = 0xF8,
[REG_NR10] = 0x80,
[REG_NR11] = 0x3F,
[REG_NR12] = 0x00,
[REG_NR13] = 0xFF,
[REG_NR14] = 0xBF,
[REG_NR21] = 0x3F,
[REG_NR22] = 0x00,
[REG_NR23] = 0xFF,
[REG_NR24] = 0xBF,
[REG_NR30] = 0x7F,
[REG_NR31] = 0xFF,
[REG_NR32] = 0x9F,
[REG_NR33] = 0xFF,
[REG_NR34] = 0xBF,
[REG_NR41] = 0xFF,
[REG_NR42] = 0x00,
[REG_NR43] = 0x00,
[REG_NR44] = 0xBF,
[REG_NR50] = 0x00,
[REG_NR51] = 0x00,
[REG_NR52] = 0x70,
[REG_STAT] = 0x80,
2016-02-17 09:18:41 +00:00
[REG_KEY1] = 0x7E,
2016-02-16 04:13:32 +00:00
[REG_VBK] = 0xFE,
[REG_OCPS] = 0x40,
[REG_BCPS] = 0x40,
[REG_UNK6C] = 0xFE,
[REG_SVBK] = 0xF8,
[REG_UNK75] = 0x8F,
2016-02-06 05:19:26 +00:00
[REG_IE] = 0xE0,
2016-02-06 04:44:25 +00:00
};
void GBIOInit(struct GB* gb) {
memset(gb->memory.io, 0, sizeof(gb->memory.io));
}
2016-01-17 08:52:01 +00:00
void GBIOReset(struct GB* gb) {
memset(gb->memory.io, 0, sizeof(gb->memory.io));
2016-02-06 05:19:26 +00:00
GBIOWrite(gb, REG_TIMA, 0);
GBIOWrite(gb, REG_TMA, 0);
GBIOWrite(gb, REG_TAC, 0);
GBIOWrite(gb, REG_IF, 1);
GBIOWrite(gb, REG_NR52, 0xF1);
GBIOWrite(gb, REG_NR10, 0x80);
GBIOWrite(gb, REG_NR11, 0xBF);
GBIOWrite(gb, REG_NR12, 0xF3);
GBIOWrite(gb, REG_NR13, 0xF3);
GBIOWrite(gb, REG_NR14, 0xBF);
GBIOWrite(gb, REG_NR21, 0x3F);
GBIOWrite(gb, REG_NR22, 0x00);
GBIOWrite(gb, REG_NR24, 0xBF);
GBIOWrite(gb, REG_NR30, 0x7F);
GBIOWrite(gb, REG_NR31, 0xFF);
GBIOWrite(gb, REG_NR32, 0x9F);
GBIOWrite(gb, REG_NR34, 0xBF);
GBIOWrite(gb, REG_NR41, 0xFF);
GBIOWrite(gb, REG_NR42, 0x00);
GBIOWrite(gb, REG_NR43, 0x00);
GBIOWrite(gb, REG_NR44, 0xBF);
GBIOWrite(gb, REG_NR50, 0x77);
GBIOWrite(gb, REG_NR51, 0xF3);
GBIOWrite(gb, REG_LCDC, 0x91);
GBIOWrite(gb, REG_SCY, 0x00);
GBIOWrite(gb, REG_SCX, 0x00);
GBIOWrite(gb, REG_LYC, 0x00);
GBIOWrite(gb, REG_BGP, 0xFC);
GBIOWrite(gb, REG_OBP0, 0xFF);
GBIOWrite(gb, REG_OBP1, 0xFF);
GBIOWrite(gb, REG_WY, 0x00);
GBIOWrite(gb, REG_WX, 0x00);
2016-02-21 10:22:41 +00:00
GBIOWrite(gb, REG_VBK, 0);
GBIOWrite(gb, REG_BCPS, 0);
GBIOWrite(gb, REG_OCPS, 0);
GBIOWrite(gb, REG_SVBK, 1);
GBIOWrite(gb, REG_HDMA1, 0xFF);
GBIOWrite(gb, REG_HDMA2, 0xFF);
GBIOWrite(gb, REG_HDMA3, 0xFF);
GBIOWrite(gb, REG_HDMA4, 0xFF);
gb->memory.io[REG_HDMA5] = 0xFF;
2016-02-06 05:19:26 +00:00
GBIOWrite(gb, REG_IE, 0x00);
2016-01-17 08:52:01 +00:00
}
void GBIOWrite(struct GB* gb, unsigned address, uint8_t value) {
switch (address) {
2016-01-21 04:09:07 +00:00
case REG_DIV:
GBTimerDivReset(&gb->timer);
return;
2016-02-02 05:42:59 +00:00
case REG_NR10:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR10(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR11:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR11(&gb->audio, value);
} else {
2016-02-16 04:13:32 +00:00
if (gb->audio.style == GB_AUDIO_DMG) {
GBAudioWriteNR11(&gb->audio, value & _registerMask[REG_NR11]);
}
2016-02-06 04:44:25 +00:00
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR12:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR12(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR13:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR13(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR14:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR14(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR21:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR21(&gb->audio, value);
} else {
2016-02-16 04:13:32 +00:00
if (gb->audio.style == GB_AUDIO_DMG) {
GBAudioWriteNR21(&gb->audio, value & _registerMask[REG_NR21]);
}
2016-02-06 04:44:25 +00:00
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR22:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR22(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR23:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR23(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR24:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR24(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR30:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR30(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR31:
if (gb->audio.enable || gb->audio.style == GB_AUDIO_DMG) {
2016-02-06 04:44:25 +00:00
GBAudioWriteNR31(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR32:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR32(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR33:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR33(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR34:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR34(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR41:
if (gb->audio.enable || gb->audio.style == GB_AUDIO_DMG) {
GBAudioWriteNR41(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR42:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR42(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR43:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR43(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR44:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR44(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR50:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR50(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR51:
2016-02-06 04:44:25 +00:00
if (gb->audio.enable) {
GBAudioWriteNR51(&gb->audio, value);
} else {
value = 0;
}
2016-02-02 05:42:59 +00:00
break;
case REG_NR52:
GBAudioWriteNR52(&gb->audio, value);
2016-02-06 04:44:25 +00:00
value &= 0x80;
value |= gb->memory.io[REG_NR52] & 0x0F;
2016-02-02 05:42:59 +00:00
break;
case REG_WAVE_0:
case REG_WAVE_1:
case REG_WAVE_2:
case REG_WAVE_3:
case REG_WAVE_4:
case REG_WAVE_5:
case REG_WAVE_6:
case REG_WAVE_7:
case REG_WAVE_8:
case REG_WAVE_9:
case REG_WAVE_A:
case REG_WAVE_B:
case REG_WAVE_C:
case REG_WAVE_D:
case REG_WAVE_E:
case REG_WAVE_F:
2016-02-16 04:13:32 +00:00
if (!gb->audio.playingCh3 || gb->audio.style != GB_AUDIO_DMG) {
2016-02-14 03:37:34 +00:00
gb->audio.ch3.wavedata8[address - REG_WAVE_0] = value;
} else if(gb->audio.ch3.readable) {
gb->audio.ch3.wavedata8[gb->audio.ch3.window >> 1] = value;
2016-02-14 03:37:34 +00:00
}
2016-02-02 05:42:59 +00:00
break;
2016-01-26 10:25:45 +00:00
case REG_JOYP:
2016-01-27 04:57:34 +00:00
case REG_TIMA:
2016-01-21 04:09:07 +00:00
case REG_TMA:
2016-01-26 10:25:45 +00:00
case REG_LYC:
2016-01-21 04:09:07 +00:00
// Handled transparently by the registers
break;
case REG_TAC:
value = GBTimerUpdateTAC(&gb->timer, value);
break;
case REG_IF:
2016-01-21 05:58:36 +00:00
gb->memory.io[REG_IF] = value | 0xE0;
GBUpdateIRQs(gb);
return;
case REG_LCDC:
// TODO: handle GBC differences
value = gb->video.renderer->writeVideoRegister(gb->video.renderer, address, value);
GBVideoWriteLCDC(&gb->video, value);
break;
2016-01-22 03:28:56 +00:00
case REG_DMA:
GBMemoryDMA(gb, value << 8);
break;
case REG_SCY:
case REG_SCX:
case REG_WY:
case REG_WX:
2016-02-16 04:13:32 +00:00
GBVideoProcessDots(&gb->video);
value = gb->video.renderer->writeVideoRegister(gb->video.renderer, address, value);
break;
case REG_BGP:
case REG_OBP0:
case REG_OBP1:
2016-02-14 07:57:02 +00:00
GBVideoProcessDots(&gb->video);
2016-02-16 04:13:32 +00:00
GBVideoWritePalette(&gb->video, address, value);
break;
2016-01-17 08:25:52 +00:00
case REG_STAT:
GBVideoWriteSTAT(&gb->video, value);
2016-06-25 08:34:13 +00:00
value = gb->video.stat;
2016-01-17 08:25:52 +00:00
break;
2016-05-20 05:31:13 +00:00
case 0x50:
if (gb->memory.romBase != gb->memory.rom) {
free(gb->memory.romBase);
gb->memory.romBase = gb->memory.rom;
}
break;
case REG_IE:
gb->memory.ie = value;
GBUpdateIRQs(gb);
2016-01-15 09:29:32 +00:00
return;
default:
2016-02-16 04:13:32 +00:00
if (gb->model >= GB_MODEL_CGB) {
switch (address) {
2016-02-17 09:18:41 +00:00
case REG_KEY1:
value &= 0x1;
value |= gb->memory.io[address] & 0x80;
break;
2016-02-16 04:13:32 +00:00
case REG_VBK:
GBVideoSwitchBank(&gb->video, value);
break;
2016-02-17 07:00:24 +00:00
case REG_HDMA1:
case REG_HDMA2:
case REG_HDMA3:
case REG_HDMA4:
// Handled transparently by the registers
break;
case REG_HDMA5:
GBMemoryWriteHDMA5(gb, value);
value &= 0x7F;
break;
2016-02-16 04:13:32 +00:00
case REG_BCPS:
gb->video.bcpIndex = value & 0x3F;
gb->video.bcpIncrement = value & 0x80;
2016-02-21 23:40:51 +00:00
gb->memory.io[REG_BCPD] = gb->video.palette[gb->video.bcpIndex >> 1] >> (8 * (gb->video.bcpIndex & 1));
2016-02-16 04:13:32 +00:00
break;
case REG_BCPD:
GBVideoProcessDots(&gb->video);
GBVideoWritePalette(&gb->video, address, value);
2016-06-25 07:58:50 +00:00
return;
2016-02-16 04:13:32 +00:00
case REG_OCPS:
gb->video.ocpIndex = value & 0x3F;
gb->video.ocpIncrement = value & 0x80;
2016-02-21 23:40:51 +00:00
gb->memory.io[REG_OCPD] = gb->video.palette[8 * 4 + (gb->video.ocpIndex >> 1)] >> (8 * (gb->video.ocpIndex & 1));
2016-02-16 04:13:32 +00:00
break;
case REG_OCPD:
GBVideoProcessDots(&gb->video);
GBVideoWritePalette(&gb->video, address, value);
2016-06-25 07:58:50 +00:00
return;
2016-02-16 04:13:32 +00:00
case REG_SVBK:
GBMemorySwitchWramBank(&gb->memory, value);
value = gb->memory.wramCurrentBank;
2016-02-16 04:13:32 +00:00
break;
default:
goto failed;
}
goto success;
}
failed:
2016-02-04 04:00:50 +00:00
mLOG(GB_IO, STUB, "Writing to unknown register FF%02X:%02X", address, value);
if (address >= GB_SIZE_IO) {
return;
}
break;
}
2016-02-16 04:13:32 +00:00
success:
gb->memory.io[address] = value;
}
2016-01-20 07:12:25 +00:00
static uint8_t _readKeys(struct GB* gb) {
uint8_t keys = *gb->keySource;
switch (gb->memory.io[REG_JOYP] & 0x30) {
2016-02-17 07:40:02 +00:00
case 0x30:
keys = 0;
break;
2016-01-21 09:11:29 +00:00
case 0x20:
2016-01-20 07:12:25 +00:00
keys >>= 4;
break;
2016-01-21 09:11:29 +00:00
case 0x10:
2016-01-20 07:12:25 +00:00
break;
2016-02-17 07:40:02 +00:00
case 0x00:
keys |= keys >> 4;
2016-01-20 07:12:25 +00:00
break;
}
2016-02-18 05:17:00 +00:00
return (0xC0 | (gb->memory.io[REG_JOYP] | 0xF)) ^ (keys & 0xF);
2016-01-20 07:12:25 +00:00
}
uint8_t GBIORead(struct GB* gb, unsigned address) {
switch (address) {
2016-01-20 07:12:25 +00:00
case REG_JOYP:
return _readKeys(gb);
2016-02-06 05:19:26 +00:00
case REG_SB:
case REG_SC:
// TODO
break;
case REG_IE:
return gb->memory.ie;
2016-02-14 03:37:34 +00:00
case REG_WAVE_0:
case REG_WAVE_1:
case REG_WAVE_2:
case REG_WAVE_3:
case REG_WAVE_4:
case REG_WAVE_5:
case REG_WAVE_6:
case REG_WAVE_7:
case REG_WAVE_8:
case REG_WAVE_9:
case REG_WAVE_A:
case REG_WAVE_B:
case REG_WAVE_C:
case REG_WAVE_D:
case REG_WAVE_E:
case REG_WAVE_F:
if (gb->audio.playingCh3) {
2016-02-16 04:13:32 +00:00
if (gb->audio.ch3.readable || gb->audio.style != GB_AUDIO_DMG) {
2016-02-14 03:37:34 +00:00
return gb->audio.ch3.wavedata8[gb->audio.ch3.window >> 1];
} else {
return 0xFF;
}
} else {
return gb->audio.ch3.wavedata8[address - REG_WAVE_0];
}
break;
2016-02-06 05:19:26 +00:00
case REG_IF:
2016-02-06 04:44:25 +00:00
case REG_NR10:
case REG_NR11:
case REG_NR12:
case REG_NR14:
case REG_NR21:
case REG_NR22:
case REG_NR24:
case REG_NR30:
case REG_NR32:
case REG_NR34:
case REG_NR41:
case REG_NR42:
case REG_NR43:
case REG_NR44:
case REG_NR50:
case REG_NR51:
case REG_NR52:
2016-01-21 04:09:07 +00:00
case REG_DIV:
case REG_TIMA:
case REG_TMA:
case REG_TAC:
2016-01-27 05:12:45 +00:00
case REG_STAT:
2016-01-26 10:25:45 +00:00
case REG_LCDC:
2016-01-28 09:26:43 +00:00
case REG_SCY:
case REG_SCX:
case REG_LY:
2016-01-26 10:25:45 +00:00
case REG_LYC:
2016-02-06 05:19:26 +00:00
case REG_BGP:
case REG_OBP0:
case REG_OBP1:
case REG_WY:
case REG_WX:
// Handled transparently by the registers
2016-01-21 04:09:07 +00:00
break;
default:
2016-02-16 04:13:32 +00:00
if (gb->model >= GB_MODEL_CGB) {
switch (address) {
2016-02-18 03:42:06 +00:00
case REG_KEY1:
2016-02-16 04:13:32 +00:00
case REG_VBK:
2016-02-17 07:00:24 +00:00
case REG_HDMA1:
case REG_HDMA2:
case REG_HDMA3:
case REG_HDMA4:
case REG_HDMA5:
2016-06-25 07:58:50 +00:00
case REG_BCPS:
2016-02-18 03:42:06 +00:00
case REG_BCPD:
2016-06-25 07:58:50 +00:00
case REG_OCPS:
2016-02-18 03:42:06 +00:00
case REG_OCPD:
2016-02-17 07:00:24 +00:00
case REG_SVBK:
2016-02-16 04:13:32 +00:00
// Handled transparently by the registers
goto success;
default:
break;
}
}
2016-02-04 04:00:50 +00:00
mLOG(GB_IO, STUB, "Reading from unknown register FF%02X", address);
2016-02-06 04:44:25 +00:00
return 0xFF;
}
2016-02-16 04:13:32 +00:00
success:
2016-02-06 04:44:25 +00:00
return gb->memory.io[address] | _registerMask[address];
}
2016-05-30 22:03:20 +00:00
struct GBSerializedState;
void GBIOSerialize(const struct GB* gb, struct GBSerializedState* state) {
memcpy(state->io, gb->memory.io, GB_SIZE_IO);
state->ie = gb->memory.ie;
}
void GBIODeserialize(struct GB* gb, const struct GBSerializedState* state) {
memcpy(gb->memory.io, state->io, GB_SIZE_IO);
gb->memory.ie = state->ie;
gb->video.renderer->writeVideoRegister(gb->video.renderer, REG_LCDC, state->io[REG_LCDC]);
gb->video.renderer->writeVideoRegister(gb->video.renderer, REG_SCY, state->io[REG_SCY]);
gb->video.renderer->writeVideoRegister(gb->video.renderer, REG_SCX, state->io[REG_SCX]);
gb->video.renderer->writeVideoRegister(gb->video.renderer, REG_WY, state->io[REG_WY]);
gb->video.renderer->writeVideoRegister(gb->video.renderer, REG_WX, state->io[REG_WX]);
}