forked from ShuriZma/suyu
1
0
Fork 0

dyncom: Handle modifying the APSR via an MRC instruction

This commit is contained in:
Lioncash 2015-12-28 07:52:04 -05:00
parent 8f39297c53
commit fddfe946c8
1 changed files with 9 additions and 12 deletions

View File

@ -4696,18 +4696,15 @@ unsigned InterpreterMainLoop(ARMul_State* cpu) {
if (inst_base->cond == ConditionCode::AL || CondPassed(cpu, inst_base->cond)) { if (inst_base->cond == ConditionCode::AL || CondPassed(cpu, inst_base->cond)) {
mrc_inst* inst_cream = (mrc_inst*)inst_base->component; mrc_inst* inst_cream = (mrc_inst*)inst_base->component;
unsigned int inst = inst_cream->inst; if (inst_cream->cp_num == 15) {
const uint32_t value = cpu->ReadCP15Register(CRn, OPCODE_1, CRm, OPCODE_2);
if (inst_cream->Rd == 15) { if (inst_cream->Rd == 15) {
DEBUG_MSG; cpu->Cpsr = (cpu->Cpsr & ~0xF0000000) | (value & 0xF0000000);
} LOAD_NZCVT;
if (inst_cream->inst == 0xeef04a10) {
// Undefined instruction fmrx
RD = 0x20000000;
CITRA_IGNORE_EXIT(-1);
goto END;
} else { } else {
if (inst_cream->cp_num == 15) RD = value;
RD = cpu->ReadCP15Register(CRn, OPCODE_1, CRm, OPCODE_2); }
} }
} }
cpu->Reg[15] += cpu->GetInstructionSize(); cpu->Reg[15] += cpu->GetInstructionSize();