mirror of https://github.com/xqemu/xqemu.git
target/arm: Implement AArch32 Hyp FARs
The AArch32 virtualization extensions support these fault address registers: * HDFAR: aliased with AArch64 FAR_EL2[31:0] and AArch32 DFAR(S) * HIFAR: aliased with AArch64 FAR_EL2[63:32] and AArch32 IFAR(S) Implement the accessors for these. This fixes in passing a bug where we weren't implementing the "RES0 from EL3 if EL2 not implemented" behaviour for AArch64 FAR_EL2. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> Reviewed-by: Luc Michel <luc.michel@greensocs.com> Message-id: 20180814124254.5229-7-peter.maydell@linaro.org
This commit is contained in:
parent
d79e0c0608
commit
cba517c31e
|
@ -3843,6 +3843,13 @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = {
|
||||||
{ .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
|
{ .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
|
||||||
.opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
|
.opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
|
||||||
.access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
.access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
||||||
|
{ .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
|
||||||
|
.opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
|
||||||
|
.access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
||||||
|
{ .name = "HIFAR", .state = ARM_CP_STATE_AA32,
|
||||||
|
.type = ARM_CP_CONST,
|
||||||
|
.cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
|
||||||
|
.access = PL2_RW, .resetvalue = 0 },
|
||||||
REGINFO_SENTINEL
|
REGINFO_SENTINEL
|
||||||
};
|
};
|
||||||
|
|
||||||
|
@ -3891,9 +3898,14 @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
|
||||||
{ .name = "ESR_EL2", .state = ARM_CP_STATE_AA64,
|
{ .name = "ESR_EL2", .state = ARM_CP_STATE_AA64,
|
||||||
.opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
|
.opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
|
||||||
.access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[2]) },
|
.access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[2]) },
|
||||||
{ .name = "FAR_EL2", .state = ARM_CP_STATE_AA64,
|
{ .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
|
||||||
.opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
|
.opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
|
||||||
.access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[2]) },
|
.access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[2]) },
|
||||||
|
{ .name = "HIFAR", .state = ARM_CP_STATE_AA32,
|
||||||
|
.type = ARM_CP_ALIAS,
|
||||||
|
.cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
|
||||||
|
.access = PL2_RW,
|
||||||
|
.fieldoffset = offsetofhigh32(CPUARMState, cp15.far_el[2]) },
|
||||||
{ .name = "SPSR_EL2", .state = ARM_CP_STATE_AA64,
|
{ .name = "SPSR_EL2", .state = ARM_CP_STATE_AA64,
|
||||||
.type = ARM_CP_ALIAS,
|
.type = ARM_CP_ALIAS,
|
||||||
.opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 0,
|
.opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 0,
|
||||||
|
|
Loading…
Reference in New Issue