mirror of https://github.com/xqemu/xqemu.git
target-arm/helper.c: OMAP/StrongARM cp15 crn=0 cleanup
The if block detecting OMAP/StrongARM modifies the id_cp_reginfo .access fields in place. So there is no need to replicate the call to define_arm_cp_reg(). Dropped, and let the OMAP case fall through to the normal behaviour after the in-place modification. Signed-off-by: Peter Crosthwaite <peter.crosthwaite@xilinx.com> Message-id: 72aae9b8ebbc9a76d2b06faf8666ef8a4b34b92a.1373429432.git.peter.crosthwaite@xilinx.com Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
12b1057114
commit
a703eda18a
|
@ -1435,21 +1435,16 @@ void register_cp_regs_for_features(ARMCPU *cpu)
|
|||
arm_feature(env, ARM_FEATURE_STRONGARM)) {
|
||||
ARMCPRegInfo *r;
|
||||
/* Register the blanket "writes ignored" value first to cover the
|
||||
* whole space. Then define the specific ID registers, but update
|
||||
* their access field to allow write access, so that they ignore
|
||||
* writes rather than causing them to UNDEF.
|
||||
* whole space. Then update the specific ID registers to allow write
|
||||
* access, so that they ignore writes rather than causing them to
|
||||
* UNDEF.
|
||||
*/
|
||||
define_one_arm_cp_reg(cpu, &crn0_wi_reginfo);
|
||||
for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) {
|
||||
r->access = PL1_RW;
|
||||
define_one_arm_cp_reg(cpu, r);
|
||||
}
|
||||
} else {
|
||||
/* Just register the standard ID registers (read-only, meaning
|
||||
* that writes will UNDEF).
|
||||
*/
|
||||
define_arm_cp_regs(cpu, id_cp_reginfo);
|
||||
}
|
||||
define_arm_cp_regs(cpu, id_cp_reginfo);
|
||||
}
|
||||
|
||||
if (arm_feature(env, ARM_FEATURE_AUXCR)) {
|
||||
|
|
Loading…
Reference in New Issue