mirror of https://github.com/xemu-project/xemu.git
target/riscv: rvv-1.0: single-width saturating add and subtract instructions
Sign-extend vsaddu.vi immediate value. Signed-off-by: Frank Chang <frank.chang@sifive.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20211210075704.23951-47-frank.chang@sifive.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
f51c3cf1fa
commit
d6be7a3504
|
@ -1999,7 +1999,7 @@ GEN_OPIVX_TRANS(vsaddu_vx, opivx_check)
|
|||
GEN_OPIVX_TRANS(vsadd_vx, opivx_check)
|
||||
GEN_OPIVX_TRANS(vssubu_vx, opivx_check)
|
||||
GEN_OPIVX_TRANS(vssub_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vsaddu_vi, IMM_ZX, vsaddu_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vsaddu_vi, IMM_SX, vsaddu_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vsadd_vi, IMM_SX, vsadd_vx, opivx_check)
|
||||
|
||||
/* Vector Single-Width Averaging Add and Subtract */
|
||||
|
|
Loading…
Reference in New Issue