target/ppc: Split out helper_dbczl for 970

We can determine at translation time whether the insn is or
is not dbczl.  We must retain a runtime check against the
HID5 register, but we can move that to a separate function
that never affects other ppc models.

Reviewed-by: Nicholas Piggin <npiggin@gmail.com>
Reviewed-by: BALATON Zoltan <balaton@eik.bme.hu>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
This commit is contained in:
Richard Henderson 2024-07-01 19:46:15 -07:00
parent 521a80d895
commit 62fe57c6d2
3 changed files with 40 additions and 25 deletions

View File

@ -46,8 +46,11 @@ DEF_HELPER_FLAGS_3(stmw, TCG_CALL_NO_WG, void, env, tl, i32)
DEF_HELPER_4(lsw, void, env, tl, i32, i32) DEF_HELPER_4(lsw, void, env, tl, i32, i32)
DEF_HELPER_5(lswx, void, env, tl, i32, i32, i32) DEF_HELPER_5(lswx, void, env, tl, i32, i32, i32)
DEF_HELPER_FLAGS_4(stsw, TCG_CALL_NO_WG, void, env, tl, i32, i32) DEF_HELPER_FLAGS_4(stsw, TCG_CALL_NO_WG, void, env, tl, i32, i32)
DEF_HELPER_FLAGS_3(dcbz, TCG_CALL_NO_WG, void, env, tl, i32) DEF_HELPER_FLAGS_2(dcbz, TCG_CALL_NO_WG, void, env, tl)
DEF_HELPER_FLAGS_3(dcbzep, TCG_CALL_NO_WG, void, env, tl, i32) DEF_HELPER_FLAGS_2(dcbzep, TCG_CALL_NO_WG, void, env, tl)
#ifdef TARGET_PPC64
DEF_HELPER_FLAGS_2(dcbzl, TCG_CALL_NO_WG, void, env, tl)
#endif
DEF_HELPER_FLAGS_2(icbi, TCG_CALL_NO_WG, void, env, tl) DEF_HELPER_FLAGS_2(icbi, TCG_CALL_NO_WG, void, env, tl)
DEF_HELPER_FLAGS_2(icbiep, TCG_CALL_NO_WG, void, env, tl) DEF_HELPER_FLAGS_2(icbiep, TCG_CALL_NO_WG, void, env, tl)
DEF_HELPER_5(lscbx, tl, env, tl, i32, i32, i32) DEF_HELPER_5(lscbx, tl, env, tl, i32, i32, i32)

View File

@ -296,26 +296,34 @@ static void dcbz_common(CPUPPCState *env, target_ulong addr,
} }
} }
void helper_dcbz(CPUPPCState *env, target_ulong addr, uint32_t opcode) void helper_dcbz(CPUPPCState *env, target_ulong addr)
{ {
int dcbz_size = env->dcache_line_size; dcbz_common(env, addr, env->dcache_line_size,
ppc_env_mmu_index(env, false), GETPC());
#if defined(TARGET_PPC64)
/* Check for dcbz vs dcbzl on 970 */
if (env->excp_model == POWERPC_EXCP_970 &&
!(opcode & 0x00200000) && ((env->spr[SPR_970_HID5] >> 7) & 0x3) == 1) {
dcbz_size = 32;
}
#endif
dcbz_common(env, addr, dcbz_size, ppc_env_mmu_index(env, false), GETPC());
} }
void helper_dcbzep(CPUPPCState *env, target_ulong addr, uint32_t opcode) void helper_dcbzep(CPUPPCState *env, target_ulong addr)
{ {
dcbz_common(env, addr, env->dcache_line_size, PPC_TLB_EPID_STORE, GETPC()); dcbz_common(env, addr, env->dcache_line_size, PPC_TLB_EPID_STORE, GETPC());
} }
#ifdef TARGET_PPC64
void helper_dcbzl(CPUPPCState *env, target_ulong addr)
{
int dcbz_size = env->dcache_line_size;
/*
* The translator checked for POWERPC_EXCP_970.
* All that's left is to check HID5.
*/
if (((env->spr[SPR_970_HID5] >> 7) & 0x3) == 1) {
dcbz_size = 32;
}
dcbz_common(env, addr, dcbz_size, ppc_env_mmu_index(env, false), GETPC());
}
#endif
void helper_icbi(CPUPPCState *env, target_ulong addr) void helper_icbi(CPUPPCState *env, target_ulong addr)
{ {
addr &= ~(env->dcache_line_size - 1); addr &= ~(env->dcache_line_size - 1);

View File

@ -178,6 +178,7 @@ struct DisasContext {
/* Translation flags */ /* Translation flags */
MemOp default_tcg_memop_mask; MemOp default_tcg_memop_mask;
#if defined(TARGET_PPC64) #if defined(TARGET_PPC64)
powerpc_excp_t excp_model;
bool sf_mode; bool sf_mode;
bool has_cfar; bool has_cfar;
bool has_bhrb; bool has_bhrb;
@ -4445,27 +4446,29 @@ static void gen_dcblc(DisasContext *ctx)
/* dcbz */ /* dcbz */
static void gen_dcbz(DisasContext *ctx) static void gen_dcbz(DisasContext *ctx)
{ {
TCGv tcgv_addr; TCGv tcgv_addr = tcg_temp_new();
TCGv_i32 tcgv_op;
gen_set_access_type(ctx, ACCESS_CACHE); gen_set_access_type(ctx, ACCESS_CACHE);
tcgv_addr = tcg_temp_new();
tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
gen_addr_reg_index(ctx, tcgv_addr); gen_addr_reg_index(ctx, tcgv_addr);
gen_helper_dcbz(tcg_env, tcgv_addr, tcgv_op);
#ifdef TARGET_PPC64
if (ctx->excp_model == POWERPC_EXCP_970 && !(ctx->opcode & 0x00200000)) {
gen_helper_dcbzl(tcg_env, tcgv_addr);
return;
}
#endif
gen_helper_dcbz(tcg_env, tcgv_addr);
} }
/* dcbzep */ /* dcbzep */
static void gen_dcbzep(DisasContext *ctx) static void gen_dcbzep(DisasContext *ctx)
{ {
TCGv tcgv_addr; TCGv tcgv_addr = tcg_temp_new();
TCGv_i32 tcgv_op;
gen_set_access_type(ctx, ACCESS_CACHE); gen_set_access_type(ctx, ACCESS_CACHE);
tcgv_addr = tcg_temp_new();
tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
gen_addr_reg_index(ctx, tcgv_addr); gen_addr_reg_index(ctx, tcgv_addr);
gen_helper_dcbzep(tcg_env, tcgv_addr, tcgv_op); gen_helper_dcbzep(tcg_env, tcgv_addr);
} }
/* dst / dstt */ /* dst / dstt */
@ -6486,6 +6489,7 @@ static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE; ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE;
ctx->flags = env->flags; ctx->flags = env->flags;
#if defined(TARGET_PPC64) #if defined(TARGET_PPC64)
ctx->excp_model = env->excp_model;
ctx->sf_mode = (hflags >> HFLAGS_64) & 1; ctx->sf_mode = (hflags >> HFLAGS_64) & 1;
ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR); ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
ctx->has_bhrb = !!(env->flags & POWERPC_FLAG_BHRB); ctx->has_bhrb = !!(env->flags & POWERPC_FLAG_BHRB);