mirror of https://github.com/xemu-project/xemu.git
MIPS Magnum: fix memory-mapped i8042
Current implementation of memory-mapped i8042 controller is atm implemented with an interface shift (it_shift) parameter, like most all memory-mapped devices in Qemu. However, this isn't suitable for MIPS Magnum, where i8042 controller is at 0x80005000 up to 0x80005fff. Thomas Bogendoerfer (from #mipslinux) tested the behaviour of a real machine, and found that odd addresses are for status/command register, and even addresses for data register. Attached patch implements this behaviour by replacing the it_shift parameter by a mask one. Incidentally, keyboard now works on OpenBSD 2.3, which accesses i8042 controller at 0x80005060 and 0x80005061. Signed-off-by: Hervé Poussineau <hpoussin@reactos.org> Signed-off-by: Aurelien Jarno <aurelien@aurel32.net> git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@5962 c046a42c-6fe2-441c-8c8c-71466251a162
This commit is contained in:
parent
f65ed4c152
commit
4efbe58fb5
|
@ -229,7 +229,7 @@ void mips_jazz_init (ram_addr_t ram_size, int vga_ram_size,
|
||||||
cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
|
cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
|
||||||
|
|
||||||
/* Keyboard (i8042) */
|
/* Keyboard (i8042) */
|
||||||
i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0);
|
i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0x1000, 0x1);
|
||||||
|
|
||||||
/* Serial ports */
|
/* Serial ports */
|
||||||
if (serial_hds[0])
|
if (serial_hds[0])
|
||||||
|
|
3
hw/pc.h
3
hw/pc.h
|
@ -71,7 +71,8 @@ void *vmmouse_init(void *m);
|
||||||
|
|
||||||
void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
|
void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
|
||||||
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
||||||
target_phys_addr_t base, int it_shift);
|
target_phys_addr_t base, ram_addr_t size,
|
||||||
|
target_phys_addr_t mask);
|
||||||
|
|
||||||
/* mc146818rtc.c */
|
/* mc146818rtc.c */
|
||||||
|
|
||||||
|
|
29
hw/pckbd.c
29
hw/pckbd.c
|
@ -125,7 +125,7 @@ typedef struct KBDState {
|
||||||
|
|
||||||
qemu_irq irq_kbd;
|
qemu_irq irq_kbd;
|
||||||
qemu_irq irq_mouse;
|
qemu_irq irq_mouse;
|
||||||
int it_shift;
|
target_phys_addr_t mask;
|
||||||
} KBDState;
|
} KBDState;
|
||||||
|
|
||||||
static KBDState kbd_state;
|
static KBDState kbd_state;
|
||||||
|
@ -391,28 +391,20 @@ static uint32_t kbd_mm_readb (void *opaque, target_phys_addr_t addr)
|
||||||
{
|
{
|
||||||
KBDState *s = opaque;
|
KBDState *s = opaque;
|
||||||
|
|
||||||
switch (addr >> s->it_shift) {
|
if (addr & s->mask)
|
||||||
case 0:
|
|
||||||
return kbd_read_data(s, 0) & 0xff;
|
|
||||||
case 1:
|
|
||||||
return kbd_read_status(s, 0) & 0xff;
|
return kbd_read_status(s, 0) & 0xff;
|
||||||
default:
|
else
|
||||||
return 0xff;
|
return kbd_read_data(s, 0) & 0xff;
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
static void kbd_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
|
static void kbd_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
|
||||||
{
|
{
|
||||||
KBDState *s = opaque;
|
KBDState *s = opaque;
|
||||||
|
|
||||||
switch (addr >> s->it_shift) {
|
if (addr & s->mask)
|
||||||
case 0:
|
|
||||||
kbd_write_data(s, 0, value & 0xff);
|
|
||||||
break;
|
|
||||||
case 1:
|
|
||||||
kbd_write_command(s, 0, value & 0xff);
|
kbd_write_command(s, 0, value & 0xff);
|
||||||
break;
|
else
|
||||||
}
|
kbd_write_data(s, 0, value & 0xff);
|
||||||
}
|
}
|
||||||
|
|
||||||
static CPUReadMemoryFunc *kbd_mm_read[] = {
|
static CPUReadMemoryFunc *kbd_mm_read[] = {
|
||||||
|
@ -428,19 +420,20 @@ static CPUWriteMemoryFunc *kbd_mm_write[] = {
|
||||||
};
|
};
|
||||||
|
|
||||||
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
||||||
target_phys_addr_t base, int it_shift)
|
target_phys_addr_t base, ram_addr_t size,
|
||||||
|
target_phys_addr_t mask)
|
||||||
{
|
{
|
||||||
KBDState *s = &kbd_state;
|
KBDState *s = &kbd_state;
|
||||||
int s_io_memory;
|
int s_io_memory;
|
||||||
|
|
||||||
s->irq_kbd = kbd_irq;
|
s->irq_kbd = kbd_irq;
|
||||||
s->irq_mouse = mouse_irq;
|
s->irq_mouse = mouse_irq;
|
||||||
s->it_shift = it_shift;
|
s->mask = mask;
|
||||||
|
|
||||||
kbd_reset(s);
|
kbd_reset(s);
|
||||||
register_savevm("pckbd", 0, 3, kbd_save, kbd_load, s);
|
register_savevm("pckbd", 0, 3, kbd_save, kbd_load, s);
|
||||||
s_io_memory = cpu_register_io_memory(0, kbd_mm_read, kbd_mm_write, s);
|
s_io_memory = cpu_register_io_memory(0, kbd_mm_read, kbd_mm_write, s);
|
||||||
cpu_register_physical_memory(base, 2 << it_shift, s_io_memory);
|
cpu_register_physical_memory(base, size, s_io_memory);
|
||||||
|
|
||||||
s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
|
s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
|
||||||
s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
|
s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
|
||||||
|
|
Loading…
Reference in New Issue