mirror of https://github.com/xemu-project/xemu.git
hw/misc: Add Microchip PolarFire SoC DDR Memory Controller support
The PolarFire SoC DDR Memory Controller mainly includes 2 modules, called SGMII PHY module and the CFG module, as documented in the chipset datasheet. This creates a single file that groups these 2 modules, providing the minimum functionalities that make the HSS DDR initialization codes happy. Signed-off-by: Bin Meng <bin.meng@windriver.com> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Message-id: 1603863010-15807-3-git-send-email-bmeng.cn@gmail.com Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
08b86e3b8f
commit
3400b15bbe
|
@ -1327,8 +1327,10 @@ L: qemu-riscv@nongnu.org
|
|||
S: Supported
|
||||
F: hw/riscv/microchip_pfsoc.c
|
||||
F: hw/char/mchp_pfsoc_mmuart.c
|
||||
F: hw/misc/mchp_pfsoc_dmc.c
|
||||
F: include/hw/riscv/microchip_pfsoc.h
|
||||
F: include/hw/char/mchp_pfsoc_mmuart.h
|
||||
F: include/hw/misc/mchp_pfsoc_dmc.h
|
||||
|
||||
RX Machines
|
||||
-----------
|
||||
|
|
|
@ -139,6 +139,9 @@ config MAC_VIA
|
|||
config AVR_POWER
|
||||
bool
|
||||
|
||||
config MCHP_PFSOC_DMC
|
||||
bool
|
||||
|
||||
config SIFIVE_TEST
|
||||
bool
|
||||
|
||||
|
|
|
@ -0,0 +1,216 @@
|
|||
/*
|
||||
* Microchip PolarFire SoC DDR Memory Controller module emulation
|
||||
*
|
||||
* Copyright (c) 2020 Wind River Systems, Inc.
|
||||
*
|
||||
* Author:
|
||||
* Bin Meng <bin.meng@windriver.com>
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or
|
||||
* modify it under the terms of the GNU General Public License as
|
||||
* published by the Free Software Foundation; either version 2 or
|
||||
* (at your option) version 3 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*
|
||||
* You should have received a copy of the GNU General Public License along
|
||||
* with this program; if not, see <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
#include "qemu/osdep.h"
|
||||
#include "qemu/bitops.h"
|
||||
#include "qemu/log.h"
|
||||
#include "qapi/error.h"
|
||||
#include "hw/hw.h"
|
||||
#include "hw/sysbus.h"
|
||||
#include "hw/misc/mchp_pfsoc_dmc.h"
|
||||
|
||||
/* DDR SGMII PHY module */
|
||||
|
||||
#define SGMII_PHY_IOC_REG1 0x208
|
||||
#define SGMII_PHY_TRAINING_STATUS 0x814
|
||||
#define SGMII_PHY_DQ_DQS_ERR_DONE 0x834
|
||||
#define SGMII_PHY_DQDQS_STATUS1 0x84c
|
||||
#define SGMII_PHY_PVT_STAT 0xc20
|
||||
|
||||
static uint64_t mchp_pfsoc_ddr_sgmii_phy_read(void *opaque, hwaddr offset,
|
||||
unsigned size)
|
||||
{
|
||||
uint32_t val = 0;
|
||||
static int training_status_bit;
|
||||
|
||||
switch (offset) {
|
||||
case SGMII_PHY_IOC_REG1:
|
||||
/* See ddr_pvt_calibration() in HSS */
|
||||
val = BIT(4) | BIT(2);
|
||||
break;
|
||||
case SGMII_PHY_TRAINING_STATUS:
|
||||
/*
|
||||
* The codes logic emulates the training status change from
|
||||
* DDR_TRAINING_IP_SM_BCLKSCLK to DDR_TRAINING_IP_SM_DQ_DQS.
|
||||
*
|
||||
* See ddr_setup() in mss_ddr.c in the HSS source codes.
|
||||
*/
|
||||
val = 1 << training_status_bit;
|
||||
training_status_bit = (training_status_bit + 1) % 5;
|
||||
break;
|
||||
case SGMII_PHY_DQ_DQS_ERR_DONE:
|
||||
/*
|
||||
* DDR_TRAINING_IP_SM_VERIFY state in ddr_setup(),
|
||||
* check that DQ/DQS training passed without error.
|
||||
*/
|
||||
val = 8;
|
||||
break;
|
||||
case SGMII_PHY_DQDQS_STATUS1:
|
||||
/*
|
||||
* DDR_TRAINING_IP_SM_VERIFY state in ddr_setup(),
|
||||
* check that DQ/DQS calculated window is above 5 taps.
|
||||
*/
|
||||
val = 0xff;
|
||||
break;
|
||||
case SGMII_PHY_PVT_STAT:
|
||||
/* See sgmii_channel_setup() in HSS */
|
||||
val = BIT(14) | BIT(6);
|
||||
break;
|
||||
default:
|
||||
qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read "
|
||||
"(size %d, offset 0x%" HWADDR_PRIx ")\n",
|
||||
__func__, size, offset);
|
||||
break;
|
||||
}
|
||||
|
||||
return val;
|
||||
}
|
||||
|
||||
static void mchp_pfsoc_ddr_sgmii_phy_write(void *opaque, hwaddr offset,
|
||||
uint64_t value, unsigned size)
|
||||
{
|
||||
qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write "
|
||||
"(size %d, value 0x%" PRIx64
|
||||
", offset 0x%" HWADDR_PRIx ")\n",
|
||||
__func__, size, value, offset);
|
||||
}
|
||||
|
||||
static const MemoryRegionOps mchp_pfsoc_ddr_sgmii_phy_ops = {
|
||||
.read = mchp_pfsoc_ddr_sgmii_phy_read,
|
||||
.write = mchp_pfsoc_ddr_sgmii_phy_write,
|
||||
.endianness = DEVICE_LITTLE_ENDIAN,
|
||||
};
|
||||
|
||||
static void mchp_pfsoc_ddr_sgmii_phy_realize(DeviceState *dev, Error **errp)
|
||||
{
|
||||
MchpPfSoCDdrSgmiiPhyState *s = MCHP_PFSOC_DDR_SGMII_PHY(dev);
|
||||
|
||||
memory_region_init_io(&s->sgmii_phy, OBJECT(dev),
|
||||
&mchp_pfsoc_ddr_sgmii_phy_ops, s,
|
||||
"mchp.pfsoc.ddr_sgmii_phy",
|
||||
MCHP_PFSOC_DDR_SGMII_PHY_REG_SIZE);
|
||||
sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->sgmii_phy);
|
||||
}
|
||||
|
||||
static void mchp_pfsoc_ddr_sgmii_phy_class_init(ObjectClass *klass, void *data)
|
||||
{
|
||||
DeviceClass *dc = DEVICE_CLASS(klass);
|
||||
|
||||
dc->desc = "Microchip PolarFire SoC DDR SGMII PHY module";
|
||||
dc->realize = mchp_pfsoc_ddr_sgmii_phy_realize;
|
||||
}
|
||||
|
||||
static const TypeInfo mchp_pfsoc_ddr_sgmii_phy_info = {
|
||||
.name = TYPE_MCHP_PFSOC_DDR_SGMII_PHY,
|
||||
.parent = TYPE_SYS_BUS_DEVICE,
|
||||
.instance_size = sizeof(MchpPfSoCDdrSgmiiPhyState),
|
||||
.class_init = mchp_pfsoc_ddr_sgmii_phy_class_init,
|
||||
};
|
||||
|
||||
static void mchp_pfsoc_ddr_sgmii_phy_register_types(void)
|
||||
{
|
||||
type_register_static(&mchp_pfsoc_ddr_sgmii_phy_info);
|
||||
}
|
||||
|
||||
type_init(mchp_pfsoc_ddr_sgmii_phy_register_types)
|
||||
|
||||
/* DDR CFG module */
|
||||
|
||||
#define CFG_MT_DONE_ACK 0x4428
|
||||
#define CFG_STAT_DFI_INIT_COMPLETE 0x10034
|
||||
#define CFG_STAT_DFI_TRAINING_COMPLETE 0x10038
|
||||
|
||||
static uint64_t mchp_pfsoc_ddr_cfg_read(void *opaque, hwaddr offset,
|
||||
unsigned size)
|
||||
{
|
||||
uint32_t val = 0;
|
||||
|
||||
switch (offset) {
|
||||
case CFG_MT_DONE_ACK:
|
||||
/* memory test in MTC_test() */
|
||||
val = BIT(0);
|
||||
break;
|
||||
case CFG_STAT_DFI_INIT_COMPLETE:
|
||||
/* DDR_TRAINING_IP_SM_START_CHECK state in ddr_setup() */
|
||||
val = BIT(0);
|
||||
break;
|
||||
case CFG_STAT_DFI_TRAINING_COMPLETE:
|
||||
/* DDR_TRAINING_IP_SM_VERIFY state in ddr_setup() */
|
||||
val = BIT(0);
|
||||
break;
|
||||
default:
|
||||
qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read "
|
||||
"(size %d, offset 0x%" HWADDR_PRIx ")\n",
|
||||
__func__, size, offset);
|
||||
break;
|
||||
}
|
||||
|
||||
return val;
|
||||
}
|
||||
|
||||
static void mchp_pfsoc_ddr_cfg_write(void *opaque, hwaddr offset,
|
||||
uint64_t value, unsigned size)
|
||||
{
|
||||
qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write "
|
||||
"(size %d, value 0x%" PRIx64
|
||||
", offset 0x%" HWADDR_PRIx ")\n",
|
||||
__func__, size, value, offset);
|
||||
}
|
||||
|
||||
static const MemoryRegionOps mchp_pfsoc_ddr_cfg_ops = {
|
||||
.read = mchp_pfsoc_ddr_cfg_read,
|
||||
.write = mchp_pfsoc_ddr_cfg_write,
|
||||
.endianness = DEVICE_LITTLE_ENDIAN,
|
||||
};
|
||||
|
||||
static void mchp_pfsoc_ddr_cfg_realize(DeviceState *dev, Error **errp)
|
||||
{
|
||||
MchpPfSoCDdrCfgState *s = MCHP_PFSOC_DDR_CFG(dev);
|
||||
|
||||
memory_region_init_io(&s->cfg, OBJECT(dev),
|
||||
&mchp_pfsoc_ddr_cfg_ops, s,
|
||||
"mchp.pfsoc.ddr_cfg",
|
||||
MCHP_PFSOC_DDR_CFG_REG_SIZE);
|
||||
sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->cfg);
|
||||
}
|
||||
|
||||
static void mchp_pfsoc_ddr_cfg_class_init(ObjectClass *klass, void *data)
|
||||
{
|
||||
DeviceClass *dc = DEVICE_CLASS(klass);
|
||||
|
||||
dc->desc = "Microchip PolarFire SoC DDR CFG module";
|
||||
dc->realize = mchp_pfsoc_ddr_cfg_realize;
|
||||
}
|
||||
|
||||
static const TypeInfo mchp_pfsoc_ddr_cfg_info = {
|
||||
.name = TYPE_MCHP_PFSOC_DDR_CFG,
|
||||
.parent = TYPE_SYS_BUS_DEVICE,
|
||||
.instance_size = sizeof(MchpPfSoCDdrCfgState),
|
||||
.class_init = mchp_pfsoc_ddr_cfg_class_init,
|
||||
};
|
||||
|
||||
static void mchp_pfsoc_ddr_cfg_register_types(void)
|
||||
{
|
||||
type_register_static(&mchp_pfsoc_ddr_cfg_info);
|
||||
}
|
||||
|
||||
type_init(mchp_pfsoc_ddr_cfg_register_types)
|
|
@ -23,6 +23,7 @@ softmmu_ss.add(when: 'CONFIG_ARM11SCU', if_true: files('arm11scu.c'))
|
|||
softmmu_ss.add(when: 'CONFIG_MOS6522', if_true: files('mos6522.c'))
|
||||
|
||||
# RISC-V devices
|
||||
softmmu_ss.add(when: 'CONFIG_MCHP_PFSOC_DMC', if_true: files('mchp_pfsoc_dmc.c'))
|
||||
softmmu_ss.add(when: 'CONFIG_SIFIVE_TEST', if_true: files('sifive_test.c'))
|
||||
softmmu_ss.add(when: 'CONFIG_SIFIVE_E_PRCI', if_true: files('sifive_e_prci.c'))
|
||||
softmmu_ss.add(when: 'CONFIG_SIFIVE_U_OTP', if_true: files('sifive_u_otp.c'))
|
||||
|
|
|
@ -0,0 +1,56 @@
|
|||
/*
|
||||
* Microchip PolarFire SoC DDR Memory Controller module emulation
|
||||
*
|
||||
* Copyright (c) 2020 Wind River Systems, Inc.
|
||||
*
|
||||
* Author:
|
||||
* Bin Meng <bin.meng@windriver.com>
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or
|
||||
* modify it under the terms of the GNU General Public License as
|
||||
* published by the Free Software Foundation; either version 2 or
|
||||
* (at your option) version 3 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*
|
||||
* You should have received a copy of the GNU General Public License along
|
||||
* with this program; if not, see <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
#ifndef MCHP_PFSOC_DMC_H
|
||||
#define MCHP_PFSOC_DMC_H
|
||||
|
||||
/* DDR SGMII PHY module */
|
||||
|
||||
#define MCHP_PFSOC_DDR_SGMII_PHY_REG_SIZE 0x1000
|
||||
|
||||
typedef struct MchpPfSoCDdrSgmiiPhyState {
|
||||
SysBusDevice parent;
|
||||
MemoryRegion sgmii_phy;
|
||||
} MchpPfSoCDdrSgmiiPhyState;
|
||||
|
||||
#define TYPE_MCHP_PFSOC_DDR_SGMII_PHY "mchp.pfsoc.ddr_sgmii_phy"
|
||||
|
||||
#define MCHP_PFSOC_DDR_SGMII_PHY(obj) \
|
||||
OBJECT_CHECK(MchpPfSoCDdrSgmiiPhyState, (obj), \
|
||||
TYPE_MCHP_PFSOC_DDR_SGMII_PHY)
|
||||
|
||||
/* DDR CFG module */
|
||||
|
||||
#define MCHP_PFSOC_DDR_CFG_REG_SIZE 0x40000
|
||||
|
||||
typedef struct MchpPfSoCDdrCfgState {
|
||||
SysBusDevice parent;
|
||||
MemoryRegion cfg;
|
||||
} MchpPfSoCDdrCfgState;
|
||||
|
||||
#define TYPE_MCHP_PFSOC_DDR_CFG "mchp.pfsoc.ddr_cfg"
|
||||
|
||||
#define MCHP_PFSOC_DDR_CFG(obj) \
|
||||
OBJECT_CHECK(MchpPfSoCDdrCfgState, (obj), \
|
||||
TYPE_MCHP_PFSOC_DDR_CFG)
|
||||
|
||||
#endif /* MCHP_PFSOC_DMC_H */
|
Loading…
Reference in New Issue