mirror of https://github.com/xemu-project/xemu.git
RISC-V: Replace hardcoded constants with enum values
The RISC-V device-tree code has a number of hard-coded constants and this change moves them into header enums. Cc: Sagar Karandikar <sagark@eecs.berkeley.edu> Cc: Bastian Koppelmann <kbastian@mail.uni-paderborn.de> Signed-off-by: Michael Clark <mjc@sifive.com> Signed-off-by: Palmer Dabbelt <palmer@sifive.com> Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
c8b7e627b4
commit
2a8756ed7d
|
@ -26,13 +26,10 @@
|
||||||
#include "hw/riscv/sifive_clint.h"
|
#include "hw/riscv/sifive_clint.h"
|
||||||
#include "qemu/timer.h"
|
#include "qemu/timer.h"
|
||||||
|
|
||||||
/* See: riscv-pk/machine/sbi_entry.S and arch/riscv/kernel/time.c */
|
|
||||||
#define TIMER_FREQ (10 * 1000 * 1000)
|
|
||||||
|
|
||||||
static uint64_t cpu_riscv_read_rtc(void)
|
static uint64_t cpu_riscv_read_rtc(void)
|
||||||
{
|
{
|
||||||
return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), TIMER_FREQ,
|
return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
|
||||||
NANOSECONDS_PER_SECOND);
|
SIFIVE_CLINT_TIMEBASE_FREQ, NANOSECONDS_PER_SECOND);
|
||||||
}
|
}
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
@ -59,7 +56,7 @@ static void sifive_clint_write_timecmp(RISCVCPU *cpu, uint64_t value)
|
||||||
diff = cpu->env.timecmp - rtc_r;
|
diff = cpu->env.timecmp - rtc_r;
|
||||||
/* back to ns (note args switched in muldiv64) */
|
/* back to ns (note args switched in muldiv64) */
|
||||||
next = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
|
next = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
|
||||||
muldiv64(diff, NANOSECONDS_PER_SECOND, TIMER_FREQ);
|
muldiv64(diff, NANOSECONDS_PER_SECOND, SIFIVE_CLINT_TIMEBASE_FREQ);
|
||||||
timer_mod(cpu->env.timer, next);
|
timer_mod(cpu->env.timer, next);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|
|
@ -122,7 +122,8 @@ static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
|
||||||
g_free(nodename);
|
g_free(nodename);
|
||||||
|
|
||||||
qemu_fdt_add_subnode(fdt, "/cpus");
|
qemu_fdt_add_subnode(fdt, "/cpus");
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 10000000);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
|
||||||
|
SIFIVE_CLINT_TIMEBASE_FREQ);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
||||||
|
|
||||||
|
@ -131,7 +132,8 @@ static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
|
||||||
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
||||||
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
qemu_fdt_add_subnode(fdt, nodename);
|
||||||
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1000000000);
|
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
|
||||||
|
SIFIVE_U_CLOCK_FREQ);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
||||||
|
|
|
@ -115,7 +115,8 @@ static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
|
||||||
g_free(nodename);
|
g_free(nodename);
|
||||||
|
|
||||||
qemu_fdt_add_subnode(fdt, "/cpus");
|
qemu_fdt_add_subnode(fdt, "/cpus");
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 10000000);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
|
||||||
|
SIFIVE_CLINT_TIMEBASE_FREQ);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
||||||
|
|
||||||
|
@ -124,7 +125,8 @@ static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
|
||||||
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
||||||
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
qemu_fdt_add_subnode(fdt, nodename);
|
||||||
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1000000000);
|
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
|
||||||
|
SPIKE_CLOCK_FREQ);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
||||||
|
|
|
@ -145,7 +145,8 @@ static void *create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap,
|
||||||
g_free(nodename);
|
g_free(nodename);
|
||||||
|
|
||||||
qemu_fdt_add_subnode(fdt, "/cpus");
|
qemu_fdt_add_subnode(fdt, "/cpus");
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 10000000);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
|
||||||
|
SIFIVE_CLINT_TIMEBASE_FREQ);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
||||||
|
|
||||||
|
@ -155,7 +156,8 @@ static void *create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap,
|
||||||
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
||||||
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
qemu_fdt_add_subnode(fdt, nodename);
|
||||||
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1000000000);
|
qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
|
||||||
|
VIRT_CLOCK_FREQ);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
||||||
|
|
|
@ -47,4 +47,8 @@ enum {
|
||||||
SIFIVE_TIME_BASE = 0xBFF8
|
SIFIVE_TIME_BASE = 0xBFF8
|
||||||
};
|
};
|
||||||
|
|
||||||
|
enum {
|
||||||
|
SIFIVE_CLINT_TIMEBASE_FREQ = 10000000
|
||||||
|
};
|
||||||
|
|
||||||
#endif
|
#endif
|
||||||
|
|
|
@ -50,6 +50,10 @@ enum {
|
||||||
SIFIVE_U_UART1_IRQ = 4
|
SIFIVE_U_UART1_IRQ = 4
|
||||||
};
|
};
|
||||||
|
|
||||||
|
enum {
|
||||||
|
SIFIVE_U_CLOCK_FREQ = 1000000000
|
||||||
|
};
|
||||||
|
|
||||||
#define SIFIVE_U_PLIC_HART_CONFIG "MS"
|
#define SIFIVE_U_PLIC_HART_CONFIG "MS"
|
||||||
#define SIFIVE_U_PLIC_NUM_SOURCES 127
|
#define SIFIVE_U_PLIC_NUM_SOURCES 127
|
||||||
#define SIFIVE_U_PLIC_NUM_PRIORITIES 7
|
#define SIFIVE_U_PLIC_NUM_PRIORITIES 7
|
||||||
|
|
|
@ -42,6 +42,10 @@ enum {
|
||||||
SPIKE_DRAM
|
SPIKE_DRAM
|
||||||
};
|
};
|
||||||
|
|
||||||
|
enum {
|
||||||
|
SPIKE_CLOCK_FREQ = 1000000000
|
||||||
|
};
|
||||||
|
|
||||||
#if defined(TARGET_RISCV32)
|
#if defined(TARGET_RISCV32)
|
||||||
#define SPIKE_V1_09_1_CPU TYPE_RISCV_CPU_RV32GCSU_V1_09_1
|
#define SPIKE_V1_09_1_CPU TYPE_RISCV_CPU_RV32GCSU_V1_09_1
|
||||||
#define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_RV32GCSU_V1_10_0
|
#define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_RV32GCSU_V1_10_0
|
||||||
|
|
|
@ -55,6 +55,10 @@ enum {
|
||||||
VIRTIO_NDEV = 10
|
VIRTIO_NDEV = 10
|
||||||
};
|
};
|
||||||
|
|
||||||
|
enum {
|
||||||
|
VIRT_CLOCK_FREQ = 1000000000
|
||||||
|
};
|
||||||
|
|
||||||
#define VIRT_PLIC_HART_CONFIG "MS"
|
#define VIRT_PLIC_HART_CONFIG "MS"
|
||||||
#define VIRT_PLIC_NUM_SOURCES 127
|
#define VIRT_PLIC_NUM_SOURCES 127
|
||||||
#define VIRT_PLIC_NUM_PRIORITIES 7
|
#define VIRT_PLIC_NUM_PRIORITIES 7
|
||||||
|
|
Loading…
Reference in New Issue