auto SMP::portRead(uint2 port) const -> uint8 { if(port == 0) return io.cpu0; if(port == 1) return io.cpu1; if(port == 2) return io.cpu2; if(port == 3) return io.cpu3; unreachable; } auto SMP::portWrite(uint2 port, uint8 data) -> void { if(port == 0) io.apu0 = data; if(port == 1) io.apu1 = data; if(port == 2) io.apu2 = data; if(port == 3) io.apu3 = data; } auto SMP::readIO(uint16 address) -> uint8 { uint8 data; switch(address) { case 0xf0: //TEST (write-only register) return 0x00; case 0xf1: //CONTROL (write-only register) return 0x00; case 0xf2: //DSPADDR return io.dspAddr; case 0xf3: //DSPDATA //0x80-0xff are read-only mirrors of 0x00-0x7f return dsp.read(io.dspAddr & 0x7f); case 0xf4: //CPUIO0 synchronizeCPU(); return io.apu0; case 0xf5: //CPUIO1 synchronizeCPU(); return io.apu1; case 0xf6: //CPUIO2 synchronizeCPU(); return io.apu2; case 0xf7: //CPUIO3 synchronizeCPU(); return io.apu3; case 0xf8: //AUXIO4 return io.aux4; case 0xf9: //AUXIO5 return io.aux5; case 0xfa: //T0TARGET case 0xfb: //T1TARGET case 0xfc: //T2TARGET (write-only registers) return 0x00; case 0xfd: //T0OUT (4-bit counter value) data = timer0.stage3; timer0.stage3 = 0; return data; case 0xfe: //T1OUT (4-bit counter value) data = timer1.stage3; timer1.stage3 = 0; return data; case 0xff: //T2OUT (4-bit counter value) data = timer2.stage3; timer2.stage3 = 0; return data; } unreachable; } auto SMP::writeIO(uint16 address, uint8 data) -> void { switch(address) { case 0xf0: //TEST if(r.p.p) break; //writes only valid when P flag is clear io.timersDisable = data >> 0 & 1; io.ramWritable = data >> 1 & 1; io.ramDisable = data >> 2 & 1; io.timersEnable = data >> 3 & 1; io.externalWaitStates = data >> 4 & 3; io.internalWaitStates = data >> 6 & 3; timer0.synchronizeStage1(); timer1.synchronizeStage1(); timer2.synchronizeStage1(); break; case 0xf1: //CONTROL //0->1 transistion resets timers if(timer0.enable.raise(data & 0x01)) { timer0.stage2 = 0; timer0.stage3 = 0; } if(timer1.enable.raise(data & 0x02)) { timer1.stage2 = 0; timer1.stage3 = 0; } if(!timer2.enable.raise(data & 0x04)) { timer2.stage2 = 0; timer2.stage3 = 0; } if(data & 0x10) { synchronizeCPU(); io.apu0 = 0x00; io.apu1 = 0x00; } if(data & 0x20) { synchronizeCPU(); io.apu2 = 0x00; io.apu3 = 0x00; } io.iplromEnable = bool(data & 0x80); break; case 0xf2: //DSPADDR io.dspAddr = data; break; case 0xf3: //DSPDATA if(io.dspAddr & 0x80) break; //0x80-0xff are read-only mirrors of 0x00-0x7f dsp.write(io.dspAddr & 0x7f, data); break; case 0xf4: //CPUIO0 synchronizeCPU(); io.cpu0 = data; break; case 0xf5: //CPUIO1 synchronizeCPU(); io.cpu1 = data; break; case 0xf6: //CPUIO2 synchronizeCPU(); io.cpu2 = data; break; case 0xf7: //CPUIO3 synchronizeCPU(); io.cpu3 = data; break; case 0xf8: //AUXIO4 io.aux4 = data; break; case 0xf9: //AUXIO5 io.aux5 = data; break; case 0xfa: //T0TARGET timer0.target = data; break; case 0xfb: //T1TARGET timer1.target = data; break; case 0xfc: //T2TARGET timer2.target = data; break; case 0xfd: //T0OUT case 0xfe: //T1OUT case 0xff: //T2OUT (read-only registers) break; } }